删除或更新信息,请邮件至freekaoyan#163.com(#换成@)

高速低复杂度并行盲均衡的研究与FPGA实现

本站小编 Free考研考试/2021-12-21

本文二维码信息
二维码(扫一下试试看!)
高速低复杂度并行盲均衡的研究与FPGA实现
Research on High Speed and Hardware Efficient Parallel Blind Equalization and Its FPGA Implementation
投稿时间:2018-04-11
DOI:10.15918/j.tbit1001-0645.2017.353
中文关键词:均衡器恒模算法弛豫超前变换快速FIR算法
English Keywords:equalizationconstant modulus algorithmrelaxed look-aheadfast FIR algorithm
基金项目:国家自然科学基金青年基金资助项目(61601025)
作者单位
王爱华北京理工大学 信息与电子学院, 北京 100081
车雯北京理工大学 信息与电子学院, 北京 100081
方金辉北京理工大学 信息与电子学院, 北京 100081
孟恩同北京理工大学 信息与电子学院, 北京 100081
摘要点击次数:668
全文下载次数:363
中文摘要:
针对高速解调系统中由多径效应、射频器件和模数转换(ADC)的带内幅度相位的不一致性以及定时采样时刻的偏差等所引起码间串扰问题,提出了一种基于恒模算法(CMA)的低复杂度并行盲均衡实现结构,该结构运用弛豫超前变换技术以及快速FIR算法(FFA),在符号速率远高于FPGA时钟频率的情况下,通过运用低复杂度的流水线并行结构,以较少的硬件开销,满足盲均衡最大化数据吞吐量的要求.将本架构在Xilinx XC7VX690T硬件平台上实现,并应用于600 Ms/s符号速率的高速解调系统中,极大地提高了信号的质量,从而验证了本算法的可行性和高效性.
English Summary:
Aiming at the inter-symbol interference (ISI) caused by the multi-path interference, the inconsistency of the in-band amplitude phase of the RF device and the ADC, and the deviation of the timing sampling time in the high-speed demodulation system, a hardware efficient parallel blind equalization was proposed based on constant model arithmetic (CMA). The structure was designed with the relaxed look-ahead technique and the fast FIR algorithm. In the case where the symbol rate is much higher than the FPGA clock frequency, the blind equalization maximizes the data throughput requirements with less hardware cost by using a low complexity pipelined parallel structure. The architecture is implemented on the Xilinx XC7VX690T hardware platform and applied to the high-speed demodulation system with 600 Ms/s symbol rate, which greatly improves the quality of the signal, thus verifying the feasibility and efficiency of the algorithm.
查看全文查看/发表评论下载PDF阅读器
相关话题/信息 北京 电子 北京理工大学 结构