出生年月:1982.10
学历:工学博士
职称:副教授
专业:模拟/混合信号集成电路设计、微电子学与固体电子学
研究方向:高性能模拟/混合信号集成电路设计(新型存储器、自动增益控制环路、高性能模数/数模转换器等, 低功耗、高精度、低噪声传感器接口及信号处理电路设计,高可靠加固标准单元库设计)
E-mail: @xmut.edu.cn, chenchengying@xmut.edu.cn
基本信息
北京理工大学博士生导师、厦门市“双百人才”、国家自然科学基金评阅专家。2007年至今,作为科研骨干和项目负责人参与了国家自然科学基金、中科院知识创新工程、02/03国家重大专项、中科院知识创新重大专项、863课题、中科院先导重大专项等二十余项科研项目的研究与设计工作,取得多项成果。具有扎实的理论基础、丰富的模拟、射频及混合信号集成电路设计经验及项目组织协调能力,在半导体工艺、电路设计研究及产业化领域积累了丰富的经验和学术研究成果。发表SCI/EI及核心期刊论文60余篇,获国内专利授权9项、美国专利授权1项,出版专业论著11本,译著4本。期刊 《Circuits, System and Signal Processing》、 《Analog integrated circuit and signal processing》、《Journal of Semiconductor》、《IET circuit, device and system》, IEEE the International Symposium on Circuits and Systems会议审稿人。
教育经历
2012/09 –2016/06,中国科学院微电子研究所,电子与信息 博士
2005/09 – 2007/06,北京理工大学,电子工程系,微电子学与固体电子 硕士
2001/09 – 2005/06,北京理工大学,电子工程系,微电子学与固体电子 学士
工作经历
2017/9-至今,厦门理工学院,光电与通信工程学院,副教授
2007/7-2017/9,中国科学院微电子研究所,助理研究员
科研工作及业绩
[1] 国家自然科学基金青年项目“动态随机均衡及自调谐电流舵数模转换器关键技术研究”(项目编号:**),2018.01-2020.12,主持,经费21万元
[2] 福建省中青年教师教育科研项目“高带宽应用中的25G/s高速串行接口电路关键技术研究”(项目编号:JAT170428) , 2017.06-2020.5,主持,经费1万元
[3] 福建省自然科学基金面上项目“高速、高精度数模转换器动态性能提升关键技术的研究与实现” (项目编号:2018J01566), 2018.04-2021.4,主持,经费10万元
[4] 福建省教改一般项目“微电子专业中模拟领域课群的CDIO教学建设”(项目编号:FBJG**),2018.6-2020.6,主持,经费2万元
[5]厦门市科技计划---集成电路流片验证,2018.9-2020.8,主持,经费12万元
[6] 横向项目--“石墨烯霍尔传感器及碳纳米管读出电路”,2017.04-2018.4,主持,经费19万元
[7] 横向项目--“碳硅混合加密芯片设计”, 2017.10-2017.12,主持,经费18万元
[8] 横向项目--“语音信息处理芯片开发”,2017.10-2017.12,主持,经费5万元
[9] 横向项目--“基于110nm工艺模拟电路设计”,2017.12-2018.12,主持,经费5万元
[10] 横向项目--“基于110nm工艺电压侦测电路设计及模拟IP验证”,2018.07-2019.7,主持,经费3万元
[11] 横向项目--“高密度SIP封装设计”,2019.06-2020.7,主持,经费6.3万元
[12] 横向项目--“SL01芯片分析设计”,2019.09-2019.11,主持,经费3.1万元
[13] 横向项目--“基于python的微控制器教育平台开发”,2019.12-2020.4,主持,经费20万元
[14] 横向项目--“基于28nm集成电路工艺的电荷泵芯片电路设计”,2020.3-2020.12,主持,经费1.7万元
发表论文
[1]. Chengying Chen, Liming Chen, Jun Fan, Zenghui Yu, Jun Yang, Xiaoyu Hu, Yong Hei, Feng Zhang, A 1V, 1.1mW Mixed-Signal Hearing Aid SoC in 0.13μm CMOS Process, 2016 IEEE International Symposium on Circuits and Systems (ISCAS 2016), 2016.5 (EI,ISTP)
[2]. Chengying Chen, Jun Fan Xiaoyu Hu, Yong Hei, A Low power, High performance Analog Front-End Circuit for 1V Digital Hearing Aid SoC, Circuits, System and Signal Processing, Vol. 34. No.5,2015. (SCI)
[3]. Chengying Chen, Hongbin Sun, Haihua Shen, Feng Zhang, A 128Kb HfO2 ReRAM with Novel Double-Reference and Dynamic-Tracking scheme for write yield improvement, The Institute of Electronics, Information and Communication Engineers (IEICE) Electronics Express, Vol. 13. No.6,2016. (SCI)
[4]. Le Huang, Huilong Xu, Zhiyong Zhang, Chengying Chen, Jianhua Jiang, Lian-Mao Peng,Graphene/Si CMOS Hybrid Hall Integrated Circuits,Scientific Report,(Nature), 2014.3, DOI: 10.1038/srep05548 (SCI)
[5]. Liming Chen; ZengHui Yu; ChengYing Chen; XiaoYu Hu; Jun Fan; Jun Yang; Yong Hei, A 1-V, 1.2-mA fully integrated SoC for digital hearing aids, Microelectronics Journal, Vol. 36. No.10,2014. (SCI)
[6]. Kai-Feng XIA, Bin WU, Tao XIONG, Tian-Chun YE, Cheng-Ying CHEN, A Hardware Effcient Multiple-stream Pipeline FFT Processor for MIMO-OFDM Systems, The Institute of Electronics, Information and Communication Engineers (IEICE) TRANS., Vol. E100-A. No.2,2017. (SCI)
[7]. Jiangzheng Cai, Jia Yuan, Liming Chen, Chengying Chen, Yong Hei, A PMOS read-port 8T SRAM cell with optimized leakage power and enhanced performance, The Institute of Electronics, Information and Communication Engineers (IEICE) Electronics Express, Vol. 14. No.3,2017. (SCI)
[8]. Kai-Feng XIA, Bin WU, Tao XIONG, Cheng-Ying CHEN, Design of High-Throughput Siliding Block Viterbi Decoder for IEEE 802.11ac WLAN Systems, The Institute of Electronics, Information and Communication Engineers (IEICE) TRANS., Vol. E100-A. No.8,2017. (SCI)
[9]. Chengying Chen,Liuhainan, Heiyong, Huxiaoyu, Fanjun, A Low power, High performance Configurable Auto Gain Control Loop for a Digital Hearing Aid SoC,Journal of Semiconductors Vol.34(10):105011-1:105011-6. (EI)
[10]. Chengying Chen, Huxiaoyu, Heiyong, A 55-dB SNDR, 2.2-mW Double Chopper-Stabilized Analog Front-End for thermopile sensor,Journal of Semiconductors,Vol.35(5),2014. (EI)
[11]. Chengying Chen,Lan Dai, Xiaoyu Hu, Yong Hei, A 10bit 1MHZ SAR ADC for automobile electronics MCU with Rail-to-Rail input swing,IAMMAS2013, Advanced Materials Research Vols. 765-767 (2013) pp: 2439-2443 (EI)
[12]. Lan Dai, Chengying Chen,Xiaoyu Hu, Yong Hei, A 124uW, 70dB-DR PGA for Low Power Audio Application, 2014 IEEE International Conference on Solid-State and Integrated Circuit Technology (ICSICT 2014), 2014.10 (EI)
[13]. Feng Zhang, Hao Ju, Chengying Chen, A PVT Variation Tolerant and Low Power 5Gb/s Clock and Data Recovery Circuit For PCI-E 2.0/USB 3.0, 2015 The IEEE 11th International Conference on ASIC (ASICON 2015), 2015.11 (EI)
[14]. Chengying Chen, Lan Dai, A Double-References and Dynamic-Tracking scheme for writing bit-yield improvement of ReRAM, 2016 IEEE 13th International Conference on Solid-State and Integrated Circuit Technology, (ICSICT 2016), 2016.10 (EI) [15]. Lan Dai, Chengying Chen, A 69-dB SNR 89-uW AGC for Multifrequency Signal Processing Based on Peak-Statistical Algorithm and Judgment Logic, VLSI design, Vol.2016 (EI) [16]. Chen chengying, Chen liming, Yangjun, A 58-dB SNDR 1.32-mW Chopper-Stabilized Analog Front-End for GHE Detecting Application, The IEEE 12th International Conference on ASIC (ASICON 2017), Guiyang, China, 2017.10 (EI) [17]. Chengying Chen, Liming Chen, Xinghua Wang, Feng Zhang, A 76uW, 58-dB SNDR Analog Front-End Chip For Implantable Intraocular Pressure Detection, 2017 IEEE The IEEE 12th International Conference on ASIC (ASICON 2017), Guiyang, China, 2017.10 (EI) [18]. Feng Zhang, Dongyu Fan, Yuan Duan, Jin Li , Cong Fang , Yun Li , Xiaowei Han , Lan Dai , Chengying Chen , Jinshun Bi*, Ming Liu*, Meng-Fan Chang, A 130nm 1Mb HfOX Embedded RRAM Macro Using Self-Adaptive Peripheral Circuit System Techniques for 1.6X Work Temperature Range, IEEE Asian Solid-State Circuits Conference(ASSCC), Nov. 6-8, Seoul, Korea, 2017: 173-176 (EI)
[19]. Chengying Chen, Liming Chen, Ju Yang, A Mixed-signal programmable Time-Division Power-On-Reset and Volume Control Circuit for high-resolution Hearing-aid SoC application, Journal of electrical and computer engineering, Vol. 2018:1-7 (EI)
[20]. Chengying Chen,Liming Chen, Xinghua Wang, Feng Zhang, A 66-dB SNDR, 8-uW analog front-end for ECG/EEG recording application, 2018 IEEE International Symposium on Circuits and Systems (ISCAS 2018), May, 2018, Florence, Italy: 1-4 (EI,ISTP)
[21]. Chengying Chen, Liming Chen, Xinghua Wang, Feng Zhang. A 0.6V, 8.4uW AFE circuit for biomedical signal recording, Microelectronics Journal, Vol.75(5):105-112, 2018 (SCI)
[22]. Chengying Chen, Hongyi Zhang, A 0.6-V, 69-dB subthreshold sigma–delta modulator, Journal of Semiconductors, Vol.39(11):1-8, 2018
[23]. Chengying Chen, Liming Chen, A 79-dB SNR 1.1-mW Fully Integrated Hearing Aid SoC, Circuits, Systems, and Signal Processing, Vol.38(7): 2893-2909, 2018 (SCI)
[24]. Ying Zhao, Cong Fang, Xumeng Zhang , Xiaoxin Xu, Tiancheng Gong, Qing Luo , Chengying Chen, Qi Liu , Hangbing Lv , Qiang Li, Feng Zhang , Ling Li, Ming Liu, A Compact Model for Drift and Diffusion Memristor Applied in Neuron Circuits Design, IEEE TRANSACTIONS ON ELECTRON DEVICES, Vol.65(10): 4290 - 4296, 2018 (SCI)
[25]. Feng Zhang, Dong-Yu Fan, Qi-Peng Lin, Qiang Huo, Yun Li, Lan Dai, Cheng-Ying Chen and Hai-Hua Shen, The Application of Non-volatile Look-up-table Operations based on Multilevel-cell of Resistance Switching Random Access Memory, 2018 International Symposium on VLSI Design, Automation and Test (VLSI-DAT), April. Hsinchu, Taiwan, 2018: 173-176 (EI)
[26]. Chengying Chen , Feng Zhang, A 1-V, 82-dB SNR analog front-end with peak-statistics and comparative-DWA algorithm, 2019 - IEEE International Symposium on Circuits and Systems, May 26, Sapporo, Japan, 2019: 978-981 (EI)
[27]. Chengying Chen, Yijun Cai, Yi Chen, A Graphene Hall Element and CMOS monolithic Integrated Circuit, 第66届日本应用物理学会春季学术演讲会,Feb, Nagoya, Japan:269
[28]. LIAN Pengfei ,WU Bin, WANG Han, PU Yilin, CHEN Chengying, High Performance SAR ADC with Mismatch Correction Latch and Improved Comparator Clock, J. Shanghai Jiao Tong Univ. (Sci.), Vol. 24(3): 335-340, 2019
[29]. Chengying Chen, Lixia Bai, Yunrong Zhu, and Tiancheng Wu, A Wide-Band High-Resolution Transmitter for Optical Isolation Amplifier, Journal of electrical and computer engineering, Vol. 2020:1-8 (EI)
出版论著
[1]. 陈铖颖,杨丽琼, 王统,《CMOS模拟集成电路设计与仿真实例—基于Cadence ADE》, 北京,电子工业出版社,2013
[2]. 陈铖颖,《ADS射频电路设计与仿真 从入门到精通》, 北京,电子工业出版社,2013
[3]. 陈铖颖,尹飞飞,范军,《CMOS模拟集成电路设计与仿真实例—基于Hspice》, 北京,电子工业出版社,2014
[4]. 戴澜,陈铖颖,尹飞飞,范军,《CMOS模拟集成电路EDA设计技术》, 北京,电子工业出版社,2014
[5]. 尹飞飞,陈铖颖,范军,《CMOS模拟集成电路版图设计与验证—基于Cadence Virtuoso与Mentor Calibre》,北京,电子工业出版社,2016
[6]. 戴澜,张晓波,陈铖颖,《CMOS集成电路EDA技术》,北京,机械工业出版社,2016
[7]. 张锋,沈海华,陈铖颖,《低功耗集成电路》,北京,科学出版社,2016
[8]. 戴澜,陈铖颖,张晓波,《纳米级集成电路系统电源完整性分析》,北京,机械工业出版社,2017 (译著)
[9]. 张锋,陈铖颖,范军,《CMOS模/数转换器设计与仿真》,北京,电子工业出版社,2019
[10]. 陈铖颖,张锋,戴澜,张晓波,《集成电路EDA与验证技术》,西安,西安电子科技大学出版社,2019
[11]. 陈铖颖,张宏怡,戴澜,王兴华,《集成电路设计中的电源管理技术》,北京,机械工业出版社,2020 (译著)
授权发明专利
[1]. 陈勇,周玉梅,陈铖颖,一种用于锁相环的自跟踪电流型电荷泵,1.X
[2]. 陈勇,周玉梅,陈铖颖,一种用于锁相环的自跟踪开关型电荷泵,2.1
[3]. 陈铖颖,范军,周玉梅,一种四阶单环局部负反馈Sigma-Delta调制器,3.8
[4]. 陈铖颖,胡晓宇,周玉梅,一种用于水声传感器电压检测的SOC芯片,4.X
[5]. 陈铖颖,胡晓宇,范军,黑勇,用于巨磁阻生物传感器的模拟前端检测电路,4.X
[6]. 陈铖颖,胡晓宇,周玉梅,一种两级全差分低噪声低失调斩波运算放大器,5.0
[7]. 陈铖颖,黑勇,范军,蒋见花,一种用于医用设备的低功耗模拟前端电路,5.6
[8]. 陈铖颖,黑勇,胡晓宇,刘海南,一种电流型信号检测模拟前端电路,2.5
[9]. 陈铖颖,黑勇,陈黎明,蒋见花,一种超低功耗医用设备的自动增益控制环路,8.2
[10]. 陈铖颖,黑勇,范军,胡晓宇,刘海南,一种用于传感器的读出电路,0.6
[11]. Chenchengying, Fanjun, Jiangjianhua,Heiyong, SOI ANALOGIC FRONT CIRCUIT FOR MEDICAL DEVICE, U. S. Patent No. 8,767,988
授权实用新型
[1]. 时分复用上电复位及模拟音量控制电路,陈铖颖,黄新栋,尹华一,魏聪,许新愉,易璐茗,张琳, 2.9
[2]. 一种用于阻变存储器的双参考源的自调谐写驱动电路,陈铖颖,黄新栋,尹华一,许新愉,魏聪,易璐茗,张琳,5.6
[3]. 一种用于心电信号检测芯片的模拟前端电路,陈铖颖,尹华一,黄新栋,易璐茗,魏聪,许新愉,张琳,1.6
[4]. 一种全集成电荷耦合器件读出电路,陈铖颖,尹华一,黄新栋,许新愉,魏聪,易璐茗,张琳,0.3